Publications:A Study of Design Efficiency with a High-Level Language for FPGAs

From CERES
Jump to: navigation, search

Do not edit this section

Keep all hand-made modifications below

Title A Study of Design Efficiency with a High-Level Language for FPGAs
Author Zain Ul-Abdin and Bertil Svensson
Year 2007
PublicationType Conference Paper
Journal
HostPublication Proceedings - 21st International Parallel and Distributed Processing Symposium, IPDPS 2007, Abstracts and CD-ROM
DOI http://dx.doi.org/10.1109/IPDPS.2007.370394
Conference 21st International Parallel and Distributed Processing Symposium, IPDPS 2007, Long Beach, CA, 26 - 30 March, 2007
Diva url http://hh.diva-portal.org/smash/record.jsf?searchId=1&pid=diva2:239186
Abstract Over the years reconfigurable computing devices such as FPGAs have evolved from gate-level glue logic to complex reprogrammable processing architectures. However, the tools used for mapping computations to such architectures still require the knowledge about architectural details of the target device to extract efficiency. A study of the Mobius language and tools is presented in this paper, with a focus on generated hardware performance. A number of streaming and memory-intensive applications have been developed and the results have been compared with the corresponding implementations in VHDL and a behavioral hardware description language. Based upon experimental evidences, it is concluded that Mobius, a minimal parallel processing language targeted for reconfigurable architectures, enhances productivity in terms of design time and code maintainability without considerably compromising performance and resources.